語系:
繁體中文
English
說明(常見問題)
回圖書館首頁
手機版館藏查詢
登入
回首頁
切換:
標籤
|
MARC模式
|
ISBD
Digital subsampling phase lock techn...
~
Markulic, Nereo.
FindBook
Google Book
Amazon
博客來
Digital subsampling phase lock techniques for frequency synthesis and polar transmission
紀錄類型:
書目-電子資源 : Monograph/item
正題名/作者:
Digital subsampling phase lock techniques for frequency synthesis and polar transmission/ by Nereo Markulic ... [et al.].
其他作者:
Markulic, Nereo.
出版者:
Cham :Springer International Publishing : : 2019.,
面頁冊數:
xxiii, 138 p. :ill. (some col.), digital ;24 cm.
內容註:
Chapter 1. Introduction -- Chapter 2. A Digital-to-Time Converter based Subsampling PLL for Fractional Synthesis -- Chapter 3. A Background-Calibrated Subsampling PLL for Phase/Frequency Modulation -- Chapter 4. A Background-Calibrated Digital Subsampling Polar Transmitter -- Chapter 5. Conclusion and Future Outlook.
Contained By:
Springer eBooks
標題:
Phase-locked loops. -
電子資源:
https://doi.org/10.1007/978-3-030-10958-5
ISBN:
9783030109585
Digital subsampling phase lock techniques for frequency synthesis and polar transmission
Digital subsampling phase lock techniques for frequency synthesis and polar transmission
[electronic resource] /by Nereo Markulic ... [et al.]. - Cham :Springer International Publishing :2019. - xxiii, 138 p. :ill. (some col.), digital ;24 cm. - Analog circuits and signal processing,1872-082X. - Analog circuits and signal processing..
Chapter 1. Introduction -- Chapter 2. A Digital-to-Time Converter based Subsampling PLL for Fractional Synthesis -- Chapter 3. A Background-Calibrated Subsampling PLL for Phase/Frequency Modulation -- Chapter 4. A Background-Calibrated Digital Subsampling Polar Transmitter -- Chapter 5. Conclusion and Future Outlook.
This book explains concepts behind fractional subsampling-based frequency synthesis that is re-shaping today's art in the field of low-noise LO generation. It covers advanced material, giving clear guidance for development of background-calibrated environments capable of spur-free synthesis and wideband phase modulation. It further expands the concepts into the field of subsampling polar transmission, where the newly developed architecture enables unprecedented spectral efficiency levels, unquestionably required by the upcoming generation of wireless standards. Guides development of DTC-based Fractional-N Subsampling PLL and Subsampling Polar Transmitters, covering material from fundamental theory, over system level considerations to building block IC implementation; Describes a fully background-calibrated environment that can used in general context of fractional frequency synthesis and/or phase/frequency modulation; Presents three IC implementations, showing system level analysis, design methodology, circuit details and measurement results.
ISBN: 9783030109585
Standard No.: 10.1007/978-3-030-10958-5doiSubjects--Topical Terms:
653969
Phase-locked loops.
LC Class. No.: TK7872.P38
Dewey Class. No.: 621.3815364
Digital subsampling phase lock techniques for frequency synthesis and polar transmission
LDR
:02460nmm a2200337 a 4500
001
2179447
003
DE-He213
005
20190806134801.0
006
m d
007
cr nn 008maaau
008
191122s2019 gw s 0 eng d
020
$a
9783030109585
$q
(electronic bk.)
020
$a
9783030109578
$q
(paper)
024
7
$a
10.1007/978-3-030-10958-5
$2
doi
035
$a
978-3-030-10958-5
040
$a
GP
$c
GP
041
0
$a
eng
050
4
$a
TK7872.P38
072
7
$a
TJFC
$2
bicssc
072
7
$a
TEC008010
$2
bisacsh
072
7
$a
TJFC
$2
thema
082
0 4
$a
621.3815364
$2
23
090
$a
TK7872.P38
$b
D574 2019
245
0 0
$a
Digital subsampling phase lock techniques for frequency synthesis and polar transmission
$h
[electronic resource] /
$c
by Nereo Markulic ... [et al.].
260
$a
Cham :
$b
Springer International Publishing :
$b
Imprint: Springer,
$c
2019.
300
$a
xxiii, 138 p. :
$b
ill. (some col.), digital ;
$c
24 cm.
490
1
$a
Analog circuits and signal processing,
$x
1872-082X
505
0
$a
Chapter 1. Introduction -- Chapter 2. A Digital-to-Time Converter based Subsampling PLL for Fractional Synthesis -- Chapter 3. A Background-Calibrated Subsampling PLL for Phase/Frequency Modulation -- Chapter 4. A Background-Calibrated Digital Subsampling Polar Transmitter -- Chapter 5. Conclusion and Future Outlook.
520
$a
This book explains concepts behind fractional subsampling-based frequency synthesis that is re-shaping today's art in the field of low-noise LO generation. It covers advanced material, giving clear guidance for development of background-calibrated environments capable of spur-free synthesis and wideband phase modulation. It further expands the concepts into the field of subsampling polar transmission, where the newly developed architecture enables unprecedented spectral efficiency levels, unquestionably required by the upcoming generation of wireless standards. Guides development of DTC-based Fractional-N Subsampling PLL and Subsampling Polar Transmitters, covering material from fundamental theory, over system level considerations to building block IC implementation; Describes a fully background-calibrated environment that can used in general context of fractional frequency synthesis and/or phase/frequency modulation; Presents three IC implementations, showing system level analysis, design methodology, circuit details and measurement results.
650
0
$a
Phase-locked loops.
$3
653969
650
0
$a
Integrated circuits.
$3
584067
650
1 4
$a
Circuits and Systems.
$3
896527
650
2 4
$a
Electronic Circuits and Devices.
$3
1245773
650
2 4
$a
Electronics and Microelectronics, Instrumentation.
$3
893838
700
1
$a
Markulic, Nereo.
$3
3384610
710
2
$a
SpringerLink (Online service)
$3
836513
773
0
$t
Springer eBooks
830
0
$a
Analog circuits and signal processing.
$3
1565978
856
4 0
$u
https://doi.org/10.1007/978-3-030-10958-5
950
$a
Engineering (Springer-11647)
筆 0 讀者評論
館藏地:
全部
電子資源
出版年:
卷號:
館藏
1 筆 • 頁數 1 •
1
條碼號
典藏地名稱
館藏流通類別
資料類型
索書號
使用類型
借閱狀態
預約狀態
備註欄
附件
W9369296
電子資源
11.線上閱覽_V
電子書
EB TK7872.P38
一般使用(Normal)
在架
0
1 筆 • 頁數 1 •
1
多媒體
評論
新增評論
分享你的心得
Export
取書館
處理中
...
變更密碼
登入