Language:
English
繁體中文
Help
回圖書館首頁
手機版館藏查詢
Login
Back
Switch To:
Labeled
|
MARC Mode
|
ISBD
Gate-level techniques for low power ...
~
Gao, Feng.
Linked to FindBook
Google Book
Amazon
博客來
Gate-level techniques for low power and reliable circuit design.
Record Type:
Electronic resources : Monograph/item
Title/Author:
Gate-level techniques for low power and reliable circuit design./
Author:
Gao, Feng.
Description:
140 p.
Notes:
Source: Dissertation Abstracts International, Volume: 66-10, Section: B, page: 5495.
Contained By:
Dissertation Abstracts International66-10B.
Subject:
Computer Science. -
Online resource:
http://pqdd.sinica.edu.tw/twdaoapp/servlet/advanced?query=3192639
ISBN:
9780542364839
Gate-level techniques for low power and reliable circuit design.
Gao, Feng.
Gate-level techniques for low power and reliable circuit design.
- 140 p.
Source: Dissertation Abstracts International, Volume: 66-10, Section: B, page: 5495.
Thesis (Ph.D.)--University of Michigan, 2005.
The continuous scaling down of transistor feature size poses several challenges to integrated circuit (IC) design. First, both dynamic and leakage power consumption keep increasing. In addition, transistors are becoming more susceptible to soft errors caused by cosmic radiation or signal noise. The overall goal of this research is to develop effective gate-level techniques to reduce the power consumption of digital circuits and to increase their reliability.
ISBN: 9780542364839Subjects--Topical Terms:
626642
Computer Science.
Gate-level techniques for low power and reliable circuit design.
LDR
:02960nmm 2200289 4500
001
1826396
005
20061218092621.5
008
130610s2005 eng d
020
$a
9780542364839
035
$a
(UnM)AAI3192639
035
$a
AAI3192639
040
$a
UnM
$c
UnM
100
1
$a
Gao, Feng.
$3
1675885
245
1 0
$a
Gate-level techniques for low power and reliable circuit design.
300
$a
140 p.
500
$a
Source: Dissertation Abstracts International, Volume: 66-10, Section: B, page: 5495.
500
$a
Chairman: John P. Hayes.
502
$a
Thesis (Ph.D.)--University of Michigan, 2005.
520
$a
The continuous scaling down of transistor feature size poses several challenges to integrated circuit (IC) design. First, both dynamic and leakage power consumption keep increasing. In addition, transistors are becoming more susceptible to soft errors caused by cosmic radiation or signal noise. The overall goal of this research is to develop effective gate-level techniques to reduce the power consumption of digital circuits and to increase their reliability.
520
$a
This thesis develops optimal and heuristic algorithms to solve several power minimization and circuit reliability problems. We first show how to find an input vector that results in minimum leakage current while a circuit is in the inactive or idle mode. An integer linear programming (ILP) model of the problem is developed, along with new techniques to reduce the number of variables in the model. A near-optimal mixed-integer linear programming (MLP) model is then derived from the ILP model. We demonstrate that applying the input vector with minimum leakage can usually reduce the leakage power consumption by 25%. The effectiveness of the MLP model (with less than 5% leakage power overhead) is shown by comparison with existing approaches. We then address simultaneous gate sizing and Vt assignment for power minimization. A novel way to linearize the circuit delay function is proposed, which enables the construction of exact MLP models for power minimization by gate sizing and Vt assignment. Application of such models to leakage and total power minimization problems shows the power saving advantages of exact MLP models over heuristic-based approaches. We also propose a method to decompose a finite-state machine into submachines which can be switched off selectively for dynamic power reduction. Significant power savings are demonstrated by simulation experiments. In addition, we develop a systematic way of creating a circuit to monitor soft errors in a finite-state machines. The monitoring circuit is shown to have low area overhead, high fault coverage, and short fault detection delay.
590
$a
School code: 0127.
650
4
$a
Computer Science.
$3
626642
650
4
$a
Engineering, Electronics and Electrical.
$3
626636
690
$a
0984
690
$a
0544
710
2 0
$a
University of Michigan.
$3
777416
773
0
$t
Dissertation Abstracts International
$g
66-10B.
790
1 0
$a
Hayes, John P.,
$e
advisor
790
$a
0127
791
$a
Ph.D.
792
$a
2005
856
4 0
$u
http://pqdd.sinica.edu.tw/twdaoapp/servlet/advanced?query=3192639
based on 0 review(s)
Location:
ALL
電子資源
Year:
Volume Number:
Items
1 records • Pages 1 •
1
Inventory Number
Location Name
Item Class
Material type
Call number
Usage Class
Loan Status
No. of reservations
Opac note
Attachments
W9217259
電子資源
11.線上閱覽_V
電子書
EB
一般使用(Normal)
On shelf
0
1 records • Pages 1 •
1
Multimedia
Reviews
Add a review
and share your thoughts with other readers
Export
pickup library
Processing
...
Change password
Login