語系:
繁體中文
English
說明(常見問題)
回圖書館首頁
手機版館藏查詢
登入
回首頁
切換:
標籤
|
MARC模式
|
ISBD
Yield-aware analog IC design and opt...
~
Canelas, Antonio Manuel Lourenco.
FindBook
Google Book
Amazon
博客來
Yield-aware analog IC design and optimization in nanometer-scale technologies
紀錄類型:
書目-電子資源 : Monograph/item
正題名/作者:
Yield-aware analog IC design and optimization in nanometer-scale technologies/ by Antonio Manuel Lourenco Canelas, Jorge Manuel Correia Guilherme, Nuno Cavaco Gomes Horta.
作者:
Canelas, Antonio Manuel Lourenco.
其他作者:
Guilherme, Jorge Manuel Correia.
出版者:
Cham :Springer International Publishing : : 2020.,
面頁冊數:
xxiii, 237 p. :ill., digital ;24 cm.
內容註:
Introduction -- Analog IC Sizing Background -- Yield Estimation Techniques Related Work -- Monte Carlo-Based Yield Estimation New Methodology -- AIDA-C Variation-Aware Circuit Synthesis Tool -- Tests & Results -- Conclusion and Future Work -- Index.
Contained By:
Springer eBooks
標題:
Integrated circuits - Design and construction. -
電子資源:
https://doi.org/10.1007/978-3-030-41536-5
ISBN:
9783030415365
Yield-aware analog IC design and optimization in nanometer-scale technologies
Canelas, Antonio Manuel Lourenco.
Yield-aware analog IC design and optimization in nanometer-scale technologies
[electronic resource] /by Antonio Manuel Lourenco Canelas, Jorge Manuel Correia Guilherme, Nuno Cavaco Gomes Horta. - Cham :Springer International Publishing :2020. - xxiii, 237 p. :ill., digital ;24 cm.
Introduction -- Analog IC Sizing Background -- Yield Estimation Techniques Related Work -- Monte Carlo-Based Yield Estimation New Methodology -- AIDA-C Variation-Aware Circuit Synthesis Tool -- Tests & Results -- Conclusion and Future Work -- Index.
This book presents a new methodology with reduced time impact to address the problem of analog integrated circuit (IC) yield estimation by means of Monte Carlo (MC) analysis, inside an optimization loop of a population-based algorithm. The low time impact on the overall optimization processes enables IC designers to perform yield optimization with the most accurate yield estimation method, MC simulations using foundry statistical device models considering local and global variations. The methodology described by the authors delivers on average a reduction of 89% in the total number of MC simulations, when compared to the exhaustive MC analysis over the full population. In addition to describing a newly developed yield estimation technique, the authors also provide detailed background on automatic analog IC sizing and optimization. Describes a new yield estimation methodology to reduce the time impact caused by Monte Carlo simulations, enabling its adoption in analog integrated circuits sizing and optimization processes with population-based algorithms; Enables designers to reduce the number of redesign iterations, by considering the robustness of solutions at early stages of the analog IC design flow; Includes detailed background on automatic analog IC sizing and optimization.
ISBN: 9783030415365
Standard No.: 10.1007/978-3-030-41536-5doiSubjects--Topical Terms:
658490
Integrated circuits
--Design and construction.
LC Class. No.: TK7874 / .C364 2020
Dewey Class. No.: 621.3815
Yield-aware analog IC design and optimization in nanometer-scale technologies
LDR
:02604nmm a2200325 a 4500
001
2217062
003
DE-He213
005
20200803145325.0
006
m d
007
cr nn 008maaau
008
201120s2020 sz s 0 eng d
020
$a
9783030415365
$q
(electronic bk.)
020
$a
9783030415358
$q
(paper)
024
7
$a
10.1007/978-3-030-41536-5
$2
doi
035
$a
978-3-030-41536-5
040
$a
GP
$c
GP
041
0
$a
eng
050
4
$a
TK7874
$b
.C364 2020
072
7
$a
TJFC
$2
bicssc
072
7
$a
TEC008010
$2
bisacsh
072
7
$a
TJFC
$2
thema
082
0 4
$a
621.3815
$2
23
090
$a
TK7874
$b
.C221 2020
100
1
$a
Canelas, Antonio Manuel Lourenco.
$3
3449972
245
1 0
$a
Yield-aware analog IC design and optimization in nanometer-scale technologies
$h
[electronic resource] /
$c
by Antonio Manuel Lourenco Canelas, Jorge Manuel Correia Guilherme, Nuno Cavaco Gomes Horta.
260
$a
Cham :
$b
Springer International Publishing :
$b
Imprint: Springer,
$c
2020.
300
$a
xxiii, 237 p. :
$b
ill., digital ;
$c
24 cm.
505
0
$a
Introduction -- Analog IC Sizing Background -- Yield Estimation Techniques Related Work -- Monte Carlo-Based Yield Estimation New Methodology -- AIDA-C Variation-Aware Circuit Synthesis Tool -- Tests & Results -- Conclusion and Future Work -- Index.
520
$a
This book presents a new methodology with reduced time impact to address the problem of analog integrated circuit (IC) yield estimation by means of Monte Carlo (MC) analysis, inside an optimization loop of a population-based algorithm. The low time impact on the overall optimization processes enables IC designers to perform yield optimization with the most accurate yield estimation method, MC simulations using foundry statistical device models considering local and global variations. The methodology described by the authors delivers on average a reduction of 89% in the total number of MC simulations, when compared to the exhaustive MC analysis over the full population. In addition to describing a newly developed yield estimation technique, the authors also provide detailed background on automatic analog IC sizing and optimization. Describes a new yield estimation methodology to reduce the time impact caused by Monte Carlo simulations, enabling its adoption in analog integrated circuits sizing and optimization processes with population-based algorithms; Enables designers to reduce the number of redesign iterations, by considering the robustness of solutions at early stages of the analog IC design flow; Includes detailed background on automatic analog IC sizing and optimization.
650
0
$a
Integrated circuits
$x
Design and construction.
$3
658490
650
1 4
$a
Circuits and Systems.
$3
896527
650
2 4
$a
Cyber-physical systems, IoT.
$3
3386699
650
2 4
$a
Electronics and Microelectronics, Instrumentation.
$3
893838
700
1
$a
Guilherme, Jorge Manuel Correia.
$3
3449973
700
1
$a
Horta, Nuno Cavaco Gomes.
$3
3379418
710
2
$a
SpringerLink (Online service)
$3
836513
773
0
$t
Springer eBooks
856
4 0
$u
https://doi.org/10.1007/978-3-030-41536-5
950
$a
Engineering (Springer-11647)
筆 0 讀者評論
館藏地:
全部
電子資源
出版年:
卷號:
館藏
1 筆 • 頁數 1 •
1
條碼號
典藏地名稱
館藏流通類別
資料類型
索書號
使用類型
借閱狀態
預約狀態
備註欄
附件
W9391966
電子資源
11.線上閱覽_V
電子書
EB TK7874 .C364 2020
一般使用(Normal)
在架
0
1 筆 • 頁數 1 •
1
多媒體
評論
新增評論
分享你的心得
Export
取書館
處理中
...
變更密碼
登入