Language:
English
繁體中文
Help
回圖書館首頁
手機版館藏查詢
Login
Back
Switch To:
Labeled
|
MARC Mode
|
ISBD
Out-of-order parallel discrete event...
~
Chen, Weiwei.
Linked to FindBook
Google Book
Amazon
博客來
Out-of-order parallel discrete event simulation for electronic system-level design
Record Type:
Electronic resources : Monograph/item
Title/Author:
Out-of-order parallel discrete event simulation for electronic system-level design/ by Weiwei Chen.
Author:
Chen, Weiwei.
Published:
Cham :Springer International Publishing : : 2015.,
Description:
xix, 145 p. :ill. (some col.), digital ;24 cm.
[NT 15003449]:
Introduction -- The ConcurrenC Model of Computation -- Synchronous Parallel Discrete Event Simulation -- Out-of-order Parallel Discrete Event Simulation -- Optimized Out-of-order Parallel Discrete Event Simulation -- Comparison and Outlook -- Utilizing the Parallel Simulation Infrastructure -- Conclusions.
Contained By:
Springer eBooks
Subject:
Systems on a chip - Design. -
Online resource:
http://dx.doi.org/10.1007/978-3-319-08753-5
ISBN:
9783319087535 (electronic bk.)
Out-of-order parallel discrete event simulation for electronic system-level design
Chen, Weiwei.
Out-of-order parallel discrete event simulation for electronic system-level design
[electronic resource] /by Weiwei Chen. - Cham :Springer International Publishing :2015. - xix, 145 p. :ill. (some col.), digital ;24 cm.
Introduction -- The ConcurrenC Model of Computation -- Synchronous Parallel Discrete Event Simulation -- Out-of-order Parallel Discrete Event Simulation -- Optimized Out-of-order Parallel Discrete Event Simulation -- Comparison and Outlook -- Utilizing the Parallel Simulation Infrastructure -- Conclusions.
This book offers readers a set of new approaches and tools a set of tools and techniques for facing challenges in parallelization with design of embedded systems. It provides an advanced parallel simulation infrastructure for efficient and effective system-level model validation and development so as to build better products in less time. Since parallel discrete event simulation (PDES) has the potential to exploit the underlying parallel computational capability in today's multi-core simulation hosts, the author begins by reviewing the parallelization of discrete event simulation, identifying problems and solutions. She then describes out-of-order parallel discrete event simulation (OoO PDES), a novel approach for efficient validation of system-level designs by aggressively exploiting the parallel capabilities of todays' multi-core PCs. This approach enables readers to design simulators that can fully exploit the parallel processing capability of the multi-core system to achieve fast speed simulation, without loss of simulation and timing accuracy. Based on this parallel simulation infrastructure, the author further describes automatic approaches that help the designer quickly to narrow down the debugging targets in faulty ESL models with parallelism. Provides an introduction to electronic system-level (ESL) design, along with background on simulation execution semantics for ESL models; Discusses discrete event simulation, along with synchronous and out-of-order parallel discrete simulation approaches, including the underlying data structure, the scheduling algorithm, and the predictive static code analysis technique; Includes guidelines for choosing among different simulation and diagnosis approaches for models with different features; Presents the model analysis approaches to increase the observability for parallel ESL model development.
ISBN: 9783319087535 (electronic bk.)
Standard No.: 10.1007/978-3-319-08753-5doiSubjects--Topical Terms:
1067512
Systems on a chip
--Design.
LC Class. No.: TK7895.E42
Dewey Class. No.: 621.3815
Out-of-order parallel discrete event simulation for electronic system-level design
LDR
:03141nmm a2200313 a 4500
001
1993976
003
DE-He213
005
20150513164141.0
006
m d
007
cr nn 008maaau
008
151019s2015 gw s 0 eng d
020
$a
9783319087535 (electronic bk.)
020
$a
9783319087528 (paper)
024
7
$a
10.1007/978-3-319-08753-5
$2
doi
035
$a
978-3-319-08753-5
040
$a
GP
$c
GP
041
0
$a
eng
050
4
$a
TK7895.E42
072
7
$a
TJFC
$2
bicssc
072
7
$a
TEC008010
$2
bisacsh
082
0 4
$a
621.3815
$2
23
090
$a
TK7895.E42
$b
C518 2015
100
1
$a
Chen, Weiwei.
$3
2132565
245
1 0
$a
Out-of-order parallel discrete event simulation for electronic system-level design
$h
[electronic resource] /
$c
by Weiwei Chen.
260
$a
Cham :
$b
Springer International Publishing :
$b
Imprint: Springer,
$c
2015.
300
$a
xix, 145 p. :
$b
ill. (some col.), digital ;
$c
24 cm.
505
0
$a
Introduction -- The ConcurrenC Model of Computation -- Synchronous Parallel Discrete Event Simulation -- Out-of-order Parallel Discrete Event Simulation -- Optimized Out-of-order Parallel Discrete Event Simulation -- Comparison and Outlook -- Utilizing the Parallel Simulation Infrastructure -- Conclusions.
520
$a
This book offers readers a set of new approaches and tools a set of tools and techniques for facing challenges in parallelization with design of embedded systems. It provides an advanced parallel simulation infrastructure for efficient and effective system-level model validation and development so as to build better products in less time. Since parallel discrete event simulation (PDES) has the potential to exploit the underlying parallel computational capability in today's multi-core simulation hosts, the author begins by reviewing the parallelization of discrete event simulation, identifying problems and solutions. She then describes out-of-order parallel discrete event simulation (OoO PDES), a novel approach for efficient validation of system-level designs by aggressively exploiting the parallel capabilities of todays' multi-core PCs. This approach enables readers to design simulators that can fully exploit the parallel processing capability of the multi-core system to achieve fast speed simulation, without loss of simulation and timing accuracy. Based on this parallel simulation infrastructure, the author further describes automatic approaches that help the designer quickly to narrow down the debugging targets in faulty ESL models with parallelism. Provides an introduction to electronic system-level (ESL) design, along with background on simulation execution semantics for ESL models; Discusses discrete event simulation, along with synchronous and out-of-order parallel discrete simulation approaches, including the underlying data structure, the scheduling algorithm, and the predictive static code analysis technique; Includes guidelines for choosing among different simulation and diagnosis approaches for models with different features; Presents the model analysis approaches to increase the observability for parallel ESL model development.
650
0
$a
Systems on a chip
$x
Design.
$3
1067512
650
1 4
$a
Engineering.
$3
586835
650
2 4
$a
Circuits and Systems.
$3
896527
650
2 4
$a
Processor Architectures.
$3
892680
650
2 4
$a
Electronic Circuits and Devices.
$3
1245773
710
2
$a
SpringerLink (Online service)
$3
836513
773
0
$t
Springer eBooks
856
4 0
$u
http://dx.doi.org/10.1007/978-3-319-08753-5
950
$a
Engineering (Springer-11647)
based on 0 review(s)
Location:
ALL
電子資源
Year:
Volume Number:
Items
1 records • Pages 1 •
1
Inventory Number
Location Name
Item Class
Material type
Call number
Usage Class
Loan Status
No. of reservations
Opac note
Attachments
W9266681
電子資源
11.線上閱覽_V
電子書
EB TK7895.E42
一般使用(Normal)
On shelf
0
1 records • Pages 1 •
1
Multimedia
Reviews
Add a review
and share your thoughts with other readers
Export
pickup library
Processing
...
Change password
Login