Language:
English
繁體中文
Help
回圖書館首頁
手機版館藏查詢
Login
Back
Switch To:
Labeled
|
MARC Mode
|
ISBD
Energy and time efficient designs fo...
~
Choi, Seonil.
Linked to FindBook
Google Book
Amazon
博客來
Energy and time efficient designs for digital signal processing kernels on FPGAs.
Record Type:
Electronic resources : Monograph/item
Title/Author:
Energy and time efficient designs for digital signal processing kernels on FPGAs./
Author:
Choi, Seonil.
Description:
212 p.
Notes:
Source: Dissertation Abstracts International, Volume: 65-07, Section: B, page: 3598.
Contained By:
Dissertation Abstracts International65-07B.
Subject:
Engineering, Electronics and Electrical. -
Online resource:
http://pqdd.sinica.edu.tw/twdaoapp/servlet/advanced?query=3140452
ISBN:
0496875930
Energy and time efficient designs for digital signal processing kernels on FPGAs.
Choi, Seonil.
Energy and time efficient designs for digital signal processing kernels on FPGAs.
- 212 p.
Source: Dissertation Abstracts International, Volume: 65-07, Section: B, page: 3598.
Thesis (Ph.D.)--University of Southern California, 2004.
Reconfigurable hardware such as FPGAs is flexible alternatives to DSPs or ASICs used in mobile devices, for which energy is a key performance metric. Designs on reconfigurable hardware offer many design parameters such as operating frequency, precision, amount of storage, degree of parallelism, etc. These parameters define a large design space that must be explored to find energy efficient solutions. It is also challenging to predict the energy variation at the early design phases when a design is modified at algorithm level. To address this scenario, a methodology to develop energy efficient designs on FPGAs is proposed. The methodology integrates domain-specific modeling, coarse-grained performance evaluation, design space exploration (DSE), and low-level simulation to understand the trade-offs among energy, latency, and area. The domain-specific modeling technique defines a high-level model by identifying various components and parameters specific to a domain that affect the system-wide energy dissipation. A domain is a family of architectures and corresponding algorithms for a given kernel. The high-level model also consists of functions for estimating energy, latency, and area that facilitate trade-off analysis. This model is used to understand the impact of various parameters on system-wide energy and is a basis for energy efficient designs. DSE analyzes the design space defined by the domain and selects a set of designs. Low-level simulations are used for accurate performance estimation for the designs selected by the DSE and also for final design selection.
ISBN: 0496875930Subjects--Topical Terms:
626636
Engineering, Electronics and Electrical.
Energy and time efficient designs for digital signal processing kernels on FPGAs.
LDR
:04419nmm 2200289 4500
001
1846711
005
20051103093539.5
008
130614s2004 eng d
020
$a
0496875930
035
$a
(UnM)AAI3140452
035
$a
AAI3140452
040
$a
UnM
$c
UnM
100
1
$a
Choi, Seonil.
$3
1934812
245
1 0
$a
Energy and time efficient designs for digital signal processing kernels on FPGAs.
300
$a
212 p.
500
$a
Source: Dissertation Abstracts International, Volume: 65-07, Section: B, page: 3598.
500
$a
Adviser: Viktor K. Prasanna.
502
$a
Thesis (Ph.D.)--University of Southern California, 2004.
520
$a
Reconfigurable hardware such as FPGAs is flexible alternatives to DSPs or ASICs used in mobile devices, for which energy is a key performance metric. Designs on reconfigurable hardware offer many design parameters such as operating frequency, precision, amount of storage, degree of parallelism, etc. These parameters define a large design space that must be explored to find energy efficient solutions. It is also challenging to predict the energy variation at the early design phases when a design is modified at algorithm level. To address this scenario, a methodology to develop energy efficient designs on FPGAs is proposed. The methodology integrates domain-specific modeling, coarse-grained performance evaluation, design space exploration (DSE), and low-level simulation to understand the trade-offs among energy, latency, and area. The domain-specific modeling technique defines a high-level model by identifying various components and parameters specific to a domain that affect the system-wide energy dissipation. A domain is a family of architectures and corresponding algorithms for a given kernel. The high-level model also consists of functions for estimating energy, latency, and area that facilitate trade-off analysis. This model is used to understand the impact of various parameters on system-wide energy and is a basis for energy efficient designs. DSE analyzes the design space defined by the domain and selects a set of designs. Low-level simulations are used for accurate performance estimation for the designs selected by the DSE and also for final design selection.
520
$a
The modeling technique and design methodology are applied to three digital signal processing kernels: matrix multiplication, matrix factorization, and Fast Fourier Transforms. The designs identified by our methodology demonstrate trade-offs among energy, latency, and area. Our designs are compared with state-of-the-art designs to demonstrate the effectiveness. As the first kernel, matrix multiplication is considered. From the well-known designs for matrix multiplication, "energy hot spots", which are responsible for most of the energy dissipation, are identified. Then three new algorithms and architectures that offer trade-offs among the number of I/O ports, registers, and PEs are proposed. Functions to represent the impact of algorithm design choices on the energy, area, and latency are derived. These functions are used to either optimize the energy performance or provide trade-offs for a family of candidate algorithms and architectures. As the second kernel, two designs for matrix factorization are proposed. The first design is used for a normal LU factorization. A linear array architecture is employed to minimize the usage of long interconnects, leading to lower energy dissipation. The optimal latency is achieved on the linear array architecture. The second design is used for block-based LU decomposition. The linear array based design for LU decomposition and the design for matrix multiplication kernel are re-used. Through the analysis of design trade-offs, the block size that minimizes the total energy is identified. As the third kernel, energy efficient designs for Fast Fourier Transform are proposed. Architectural parameters such as degrees of vertical and horizontal parallelism are identified and a design domain is created through a combination of design choices. Design trade-offs are performed using high-level performance model to obtain energy efficient designs.
590
$a
School code: 0208.
650
4
$a
Engineering, Electronics and Electrical.
$3
626636
650
4
$a
Computer Science.
$3
626642
690
$a
0544
690
$a
0984
710
2 0
$a
University of Southern California.
$3
700129
773
0
$t
Dissertation Abstracts International
$g
65-07B.
790
1 0
$a
Prasanna, Viktor K.,
$e
advisor
790
$a
0208
791
$a
Ph.D.
792
$a
2004
856
4 0
$u
http://pqdd.sinica.edu.tw/twdaoapp/servlet/advanced?query=3140452
based on 0 review(s)
Location:
ALL
電子資源
Year:
Volume Number:
Items
1 records • Pages 1 •
1
Inventory Number
Location Name
Item Class
Material type
Call number
Usage Class
Loan Status
No. of reservations
Opac note
Attachments
W9196225
電子資源
11.線上閱覽_V
電子書
EB
一般使用(Normal)
On shelf
0
1 records • Pages 1 •
1
Multimedia
Reviews
Add a review
and share your thoughts with other readers
Export
pickup library
Processing
...
Change password
Login